首页> 外文会议>Proceedings of the 14th ACM/IEEE international symposium on Low power electronics and design >Analyzing potential power reduction with adaptive voltage positioning optimized for multicore processors
【24h】

Analyzing potential power reduction with adaptive voltage positioning optimized for multicore processors

机译:通过针对多核处理器优化的自适应电压定位分析潜在的功耗降低

获取原文
获取原文并翻译 | 示例

摘要

Multicore processors used in high-performance computing platforms place ever-increasing demands on efficient voltage regulator design. However, high clock frequency and power consumption of the processors have increased load current and its slew rate rapidly, posing stringent challenges for the voltage regulator design. Since a sudden load-current change incurs voltage overshoots or droops due to the limited bandwidth of voltage regulators, a tolerance window within the defined minimum and maximum voltage levels must be allowed for performance and reliability of the processors. A cost-effective regulation technique like adaptive voltage positioning uses the window by positioning the voltage level at light load-current near the upper limit to sustain negative spikes during the worst-case transient without crossing the lower limit. However, this often results in more processor power consumption than necessary since most of the load-current transients are usually smaller than the worst case. As aresult, the voltage level stays much above the lower limit. In this paper, first, we analyze potential total power reduction of a high-performance quadcore processor when we can dynamically reposition regulator output voltage depending on individual core's power-states that affect processor load-current significantly. Our analysis using a 32nm predictive technology model shows that repositioning the regulator output voltage can reduce the power consumption of the processor by up to 29%. Second, we extend our analysis to consider each core's temperature and within-die spatial process variations that can affect leakage (thus total load) current substantially, which provides up to 5% additional power reduction.
机译:高性能计算平台中使用的多核处理器对高效的稳压器设计提出了越来越高的要求。然而,处理器的高时钟频率和功耗已迅速增加了负载电流及其压摆率,这对电压调节器设计提出了严峻的挑战。由于电压调节器的带宽有限,负载电流的突然变化会引起电压过冲或下降,因此,为了使处理器的性能和可靠性提高,必须在所定义的最小和最大电压水平之内允许公差范围。一种经济有效的调节技术,例如自适应电压定位,通过在轻负载电流处将电压电平定位在上限附近来使用窗口,以在最坏情况瞬态期间维持负尖峰而不会超过下限。但是,由于大多数负载电流瞬变通常小于最坏的情况,因此这通常会导致不必要的处理器功耗。结果,电压电平保持远高于下限。在本文中,首先,当我们可以根据影响处理器负载电流的各个内核的电源状态动态重新调整调节器输出电压时,我们将分析高性能四核处理器潜在的总功耗降低。我们使用32nm预测技术模型进行的分析表明,重新调整稳压器输出电压可以将处理器的功耗降低多达29%。其次,我们扩展分析范围,以考虑每个内核的温度和芯片内部空间工艺变化,这些变化会严重影响泄漏电流(因此总负载),从而最多可将功耗降低5%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号