首页> 外文会议>IEEE International Conference on Computational Intelligence and Computing Research >A Novel Approach to Design Area Optimized, Energy Efficient and High Speed Wallace-Tree Multiplier Using GDI Based Full Adder
【24h】

A Novel Approach to Design Area Optimized, Energy Efficient and High Speed Wallace-Tree Multiplier Using GDI Based Full Adder

机译:使用基于GDI的全加器设计面积优化,节能和高速华莱士树乘法器的新方法

获取原文

摘要

Design of area optimized very high speed circuits less power utilization is a major concern for the VLSI (very large scale integration) circuit designers. Most of the arithmetic operations are performed using multiplier, which is the more power utilizing block in the digital circuits. In this paper, GDI (Gate Diffusion Input) logic is used to design a full adder in order to achieve low power consumption, optimized area and high speed 16-bit Wallace-tree multiplier. Wallace-tree multiplier designed using GDI logic need less number of transistors; substantially dissipate less power consumption as compare to conventional CMOS logic. The design is synthesized using LT-Snice tool.
机译:对于VLSI(超大规模集成电路)电路设计人员来说,设计最优化的超高速电路,降低功耗是一个主要问题。大多数算术运算是使用乘法器执行的,乘法器是数字电路中功耗更高的模块。本文使用GDI(门扩散输入)逻辑来设计完整的加法器,以实现低功耗,优化面积和高速16位华莱士树乘法器。使用GDI逻辑设计的华莱士树乘法器需要的晶体管数量更少;与传统的CMOS逻辑相比,功耗大大降低。该设计使用LT-Snice工具进行综合。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号