首页> 外文会议>2014 IEEE Workshop on Electronics, Computer and Applications >A practical method for digitally calibrating gain error of integrated ADCs
【24h】

A practical method for digitally calibrating gain error of integrated ADCs

机译:一种数字校准集成ADC增益误差的实用方法

获取原文
获取原文并翻译 | 示例

摘要

A kind of practical method for digitally gain calibration of ADCs is proposed. The method is given in details as well as the architecture and circuit. The method has been successfully applied on a two-channel 8-bit time-interleaved ADC. Simulation shows that the gain of the 8-bit ADC can be adjusted with a step of 0.012dB and a full scale range of about 3dB. The measurement shows that the 8-bit ADC has a SNR of 37dB and 45dB before and after calibration, respectively.
机译:提出了一种实用的ADC数字增益校准方法。详细介绍了该方法以及体系结构和电路。该方法已成功应用于两通道8位时间交错ADC。仿真表明,可以以0.012dB的步长和大约3dB的满量程范围调节8位ADC的增益。测量表明,8位ADC在校准前后的信噪比分别为37dB和45dB。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号